@@ -252,12 +252,15 @@ static const char *getRegisterName(unsigned RegNum) {
252
252
{PALMD::R_2CCA_SPI_SHADER_PGM_RSRC1_ES + 1 , " SPI_SHADER_PGM_RSRC2_ES" },
253
253
{PALMD::R_2C8A_SPI_SHADER_PGM_RSRC1_GS, " SPI_SHADER_PGM_RSRC1_GS" },
254
254
{PALMD::R_2C8A_SPI_SHADER_PGM_RSRC1_GS + 1 , " SPI_SHADER_PGM_RSRC2_GS" },
255
+ {PALMD::R_2E00_COMPUTE_DISPATCH_INITIATOR, " COMPUTE_DISPATCH_INITIATOR" },
255
256
{PALMD::R_2E12_COMPUTE_PGM_RSRC1, " COMPUTE_PGM_RSRC1" },
256
257
{PALMD::R_2E12_COMPUTE_PGM_RSRC1 + 1 , " COMPUTE_PGM_RSRC2" },
257
258
{PALMD::R_2C0A_SPI_SHADER_PGM_RSRC1_PS, " SPI_SHADER_PGM_RSRC1_PS" },
258
259
{PALMD::R_2C0A_SPI_SHADER_PGM_RSRC1_PS + 1 , " SPI_SHADER_PGM_RSRC2_PS" },
259
260
{PALMD::R_A1B3_SPI_PS_INPUT_ENA, " SPI_PS_INPUT_ENA" },
260
261
{PALMD::R_A1B4_SPI_PS_INPUT_ADDR, " SPI_PS_INPUT_ADDR" },
262
+ {PALMD::R_A1B6_SPI_PS_IN_CONTROL, " SPI_PS_IN_CONTROL" },
263
+ {PALMD::R_A2D5_VGT_SHADER_STAGES_EN, " VGT_SHADER_STAGES_EN" },
261
264
262
265
// Registers not known to code generation.
263
266
{0x2c07 , " SPI_SHADER_PGM_RSRC3_PS" },
@@ -283,7 +286,6 @@ static const char *getRegisterName(unsigned RegNum) {
283
286
{0xa1c5 , " SPI_SHADER_COL_FORMAT" },
284
287
{0xa203 , " DB_SHADER_CONTROL" },
285
288
{0xa08f , " CB_SHADER_MASK" },
286
- {0xa1b6 , " SPI_PS_IN_CONTROL" },
287
289
{0xa191 , " SPI_PS_INPUT_CNTL_0" },
288
290
{0xa192 , " SPI_PS_INPUT_CNTL_1" },
289
291
{0xa193 , " SPI_PS_INPUT_CNTL_2" },
@@ -334,7 +336,6 @@ static const char *getRegisterName(unsigned RegNum) {
334
336
{0xa29b , " VGT_GS_OUT_PRIM_TYPE" },
335
337
{0xa2ac , " VGT_GSVS_RING_ITEMSIZE" },
336
338
337
- {0xa2d5 , " VGT_SHADER_STAGES_EN" },
338
339
{0xa2ad , " VGT_REUSE_OFF" },
339
340
{0xa1b8 , " SPI_BARYC_CNTL" },
340
341
0 commit comments